Differenze

Queste sono le differenze tra la revisione selezionata e la versione attuale della pagina.

Link a questa pagina di confronto

Entrambe le parti precedenti la revisione Revisione precedente
Prossima revisione
Revisione precedente
vlsi:workbook:analog [25/03/2014 20:34]
pacher
vlsi:workbook:analog [07/05/2014 21:53] (versione attuale)
pacher
Linea 45: Linea 45:
       * Running Cadence Virtuoso       * Running Cadence Virtuoso
       * Quitting the session       * Quitting the session
 +
 +   * **[[vlsi:​workbook:​analog:​infrastructure|Analog design infrastructure]]**
 +      * Introduction
 +      * Technology files, libraries, LEF/DEF etc.
  
    * **[[vlsi:​workbook:​analog:​hierarchy|Design hierarchy]]**    * **[[vlsi:​workbook:​analog:​hierarchy|Design hierarchy]]**
Linea 85: Linea 89:
       * Tutorial 6 - ...       * Tutorial 6 - ...
       * [[vlsi:​analog_schematic_tutorials#​third_party_video_tutorials|Third party video tutorials]]       * [[vlsi:​analog_schematic_tutorials#​third_party_video_tutorials|Third party video tutorials]]
 + 
 +   * **[[vlsi:​workbook:​analog:​schemref|Schematic-entry references]]**
 +      * Introduction
 +      * ....
 +      * Iterated instances (vectors)
 +      * ...
 +      * ...
  
    * **[[vlsi:​workbook:​analog:​simref|Simulation references]]**    * **[[vlsi:​workbook:​analog:​simref|Simulation references]]**
Linea 122: Linea 133:
      * Datasheets generation      * Datasheets generation
      * ...      * ...
- 
- 
- 
-   * **[[vlsi:​workbook:​analog:​veriloga|Creating analog behavioral models with Verilog-A]]** 
-      * Introduction 
-      * Reference documentation 
-      * ... 
-      * ... 
  
    * **[[vlsi:​workbook:​analog:​ocean|Running simulations using OCEAN]]**    * **[[vlsi:​workbook:​analog:​ocean|Running simulations using OCEAN]]**
Linea 137: Linea 140:
       * ...       * ...
  
-   * **[[vlsi:​workbook:analog:​mixed|Introduction to Mixed-Signal simulation with Cadence tools]]**+   * **[[vlsi:​workbook:​mixed|Introduction to Mixed-Signal simulation with Cadence tools]]**
       * Introduction       * Introduction
       * ...       * ...
Linea 182: Linea 185:
       * Differential pair       * Differential pair
       * Ring oscillator       * Ring oscillator
- 
-   * **[[vlsi:​workbook:​analog:​layout:​verification|Physical verification]]** 
-      * Introduction 
-      * Tools overview 
-      * Design rules 
-      * Design Rule Check (DRC) 
-      * Electrical Rule Check (ERC) 
-      * Layout-versus-Schematic (LVS) 
- 
-   * **[[vlsi:​workbook:​analog:​layout:​assura|Assura tutorial]]** 
-      * Introduction 
-      * Documentation 
-      * Environment setup 
-      * Assura DRC 
-      * Assura LVS 
-      * Assura QRC 
- 
-   * **[[vlsi:​workbook:​analog:​layout:​calibre|Calibre tutorial]]** 
-      * Introduction 
-      * Documentation 
-      * Environment setup 
-      * Calibre DRC 
-      * Calibre LVS 
-      * Calibre CRX 
  
    * **[[vlsi:​workbook:​analog:​layout:​pex|Post-Layout simulations]]**    * **[[vlsi:​workbook:​analog:​layout:​pex|Post-Layout simulations]]**
Linea 211: Linea 190:
       * Parasitic extraction       * Parasitic extraction
       * Simulation of the extracted netlist       * Simulation of the extracted netlist
 +
 +   * **[[vlsi:​workbook:​analog:​layout:​tutorials:​capacitor|Full example: a parallel-plates capacitor]]**
  
    * **[[vlsi:​workbook:​analog:​howtos|HowTo'​s]]**    * **[[vlsi:​workbook:​analog:​howtos|HowTo'​s]]**