Differenze
Queste sono le differenze tra la revisione selezionata e la versione attuale della pagina.
Entrambe le parti precedenti la revisione Revisione precedente Prossima revisione | Revisione precedente Prossima revisione Entrambe le parti successive la revisione | ||
vlsi:resources:books [04/11/2015 17:15] panati |
vlsi:resources:books [04/01/2016 12:07] pacher |
||
---|---|---|---|
Linea 24: | Linea 24: | ||
* [[vlsi:resources:books#digital_electronics_and_logic_design|Digital electronics and logic design]] | * [[vlsi:resources:books#digital_electronics_and_logic_design|Digital electronics and logic design]] | ||
* [[vlsi:resources:books#verilog_and_vhdl_programming|Verilog and VHDL programming]] | * [[vlsi:resources:books#verilog_and_vhdl_programming|Verilog and VHDL programming]] | ||
- | * [[vlsi:resources:books#digital_ic_design|Digital IC design]] | + | * [[vlsi:resources:books#digital_synthesis|Digital synthesis]] |
+ | * [[vlsi:resources:books#digital_cmos_ic_design|Digital IC design]] | ||
* [[vlsi:resources:books#vlsi_design_and_layout|VLSI design and layout]] | * [[vlsi:resources:books#vlsi_design_and_layout|VLSI design and layout]] | ||
* [[vlsi:resources:books#fpga_programming|FPGA programming]] | * [[vlsi:resources:books#fpga_programming|FPGA programming]] | ||
Linea 194: | Linea 195: | ||
* R.F. Tinder, //Asynchronous Sequential Machine Design and Analysis: A Comprehensive Development of the Design and Analysis of Clock-Independent State Machines and Systems// | * R.F. Tinder, //Asynchronous Sequential Machine Design and Analysis: A Comprehensive Development of the Design and Analysis of Clock-Independent State Machines and Systems// | ||
* J. Bainbridge, //Asynchronous System-on-Chip Interconnect// | * J. Bainbridge, //Asynchronous System-on-Chip Interconnect// | ||
+ | * H. Bhatnagar, //Advanced ASIC Chip Synthesis Using Synopsys Tools// | ||
+ | * H. Bhathagar, //Advanced ASIC Chip Synthesis Using Synopsys, Design Compiler and PrimeTime// | ||
====== Verilog and VHDL programming ====== | ====== Verilog and VHDL programming ====== |